## Project 1

Members: 曾民君 (R08922167), 徐浩翔(R07922163)

## **Division of labor:**

| 曾民君(50%) | Plane architecture, Pipeline Registers, Shif.v,Equal.v ALU.v, ALU_Control.v, modify testbench.v, debug |
|----------|--------------------------------------------------------------------------------------------------------|
| 徐浩翔(50%) | MUX.v、Forwarding_Unit.v、Hazard_Detection_Unit.v、Sign_Extend.v、Control.v、modify testbench.v、debug。      |

## Implementation:

| Modules name         | Description                                                                                                                                                     |  |  |  |  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| CPU.v                | 與HW3 一樣負責將所有modules接在一起                                                                                                                                         |  |  |  |  |  |  |
| PC.v                 | 與第三次作業一樣是由助教提供的modules,負責指出目前程式執行的instruction address                                                                                                           |  |  |  |  |  |  |
| Instruction_Memory.v | 存有instruction的memory,當值從PC輸出後到相對應的記憶體位址讀出instruction。                                                                                                           |  |  |  |  |  |  |
| Registers.v          | 32個32bits 的Register file                                                                                                                                        |  |  |  |  |  |  |
| Data_Memory.v        | 由助教提供的modules, data memory                                                                                                                                      |  |  |  |  |  |  |
| Adder.v              | 與第HW3一樣負責將兩個input加起來並輸出答案。                                                                                                                                      |  |  |  |  |  |  |
| MUX32.v              | 32 bits multiplexer 由控制信號決定輸出input 1,2,接在PC前決定PC address為PC+4 or branch                                                                                         |  |  |  |  |  |  |
| MUX5.v               | 5 bits multiplexer, 決定寫入的register 位置                                                                                                                            |  |  |  |  |  |  |
| MUX_MemToReg.v       | 32 bits multiplexer, 決定寫入register data為memory output 或是 alu output                                                                                              |  |  |  |  |  |  |
| MUX_AluSrc.v         | 32 bits multiplexer 由控制信號決定輸出input 1,2,3,在 ALU前面接了兩個用來決定input data是register讀出的或是由後面forwarding的。                                                                 |  |  |  |  |  |  |
| MUX_Stall.v          | 接在Control後面當hazard發生時將控制信號線設成零                                                                                                                                  |  |  |  |  |  |  |
| ALU.v                | 與HW3相同根據control signal 負責執行算術運算<br>0000: (and)& 0001:(or)   0010:(add)+<br>0110:(sub) - 0011: (mul)* 0110:(beq) -<br>其中因為branch 在前面一個stage已經做完了所以0110<br>訊號為多餘的 |  |  |  |  |  |  |

| Control.v               | input 7 bits opcode<br>用來判斷為何種 instruction 產生控制信號線                                                                                                                                                                                                                                                                   |          |                                   |        |              |                                   |               |               |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------|--------|--------------|-----------------------------------|---------------|---------------|--|
|                         | Execution/address calculation stage Instruction control lines                                                                                                                                                                                                                                                        |          | Memory access stage control lines |        |              | Write-back stage<br>control lines |               |               |  |
|                         |                                                                                                                                                                                                                                                                                                                      | ALUOp    | ALUSrc                            | Branch | Mem-<br>Read | Mem-<br>Write                     | Reg-<br>Write | Memto-<br>Reg |  |
|                         | R-format<br>Id                                                                                                                                                                                                                                                                                                       | 10<br>00 | 0                                 | 0      | 0            | 0                                 | 1             | 0 1           |  |
|                         | sd<br>beq                                                                                                                                                                                                                                                                                                            | 00       | 0                                 | 1      | 0            | 0                                 | 0             | X             |  |
| ALU_Control.v           | 根據下表把funct 與 aluop 輸出 aluctrl                                                                                                                                                                                                                                                                                        |          |                                   |        |              |                                   |               |               |  |
|                         | funct : aluOp : aluCtrl and -> 0000000111 : 10 : 0000 or -> 0000000100 : 10 : 0010 add -> 0000000000 : 10 : 0010 addi-> xxxxxxxx000 : 01 : 0010 sub -> 01000000000 : 10 : 0110 mul -> 000001000 : 10 : 0011 lw -> xxxxxxxx010 : 00 : 0010 sw -> xxxxxxxx010 : 00 : 0010 beq -> xxxxxxxx000 : 01 : 0110 -> don't care |          |                                   |        |              |                                   |               |               |  |
| Pipeline Registers      | For every input data we declared a corresponding reg output, and initialized them to 0, also take clk as one of the input. Update all output when positive edge occur.                                                                                                                                               |          |                                   |        |              |                                   |               |               |  |
| Shift.v                 | Use Signed left shift (<<<) 1 bit to immExtended                                                                                                                                                                                                                                                                     |          |                                   |        |              |                                   |               |               |  |
| Branch_Equal.v          | Check if rsData equals to rtData, if yes then set equal_o to 1, else set equal_o to zero.                                                                                                                                                                                                                            |          |                                   |        |              |                                   |               |               |  |
| Forwarding_Unit.v       | Basically the implementation is same as Power Point. First, check MEM stage forwarding first (10). Second, check if WB stage forwarding (01). If not necessary using forwarding then set (00).                                                                                                                       |          |                                   |        |              |                                   |               |               |  |
| Hazard_Detection_Unit.v | Set output register hazardDected_o as zero first. Then checked if EX_memRead is 1, EX_wbAddr not equal to 0, and EX_wbAddr is equal to ID_rsAddr or ID_rtAddr                                                                                                                                                        |          |                                   |        |              |                                   |               |               |  |

## Difficulties encountered and solutions of this projects:

- 1. Wrong Sign\_Extention\_Unit implementation for different type of instructions first, remodeled contents to make the unit work well.
- 2. Lots of x at wires and registers, to solve this problems we redefine every output wire as registers and initialized to zero.
- 3. Wrong PCs at the earlier version, cause we filled wrong parameter to pc\_write, we use negate of hazardDetected\_signal as input.
- 4. The multiplexer for choosing imm and rtData was used before forwarding multiplexer, but this made the execution result wrong, so we switched it after the forwarding multiplexer.
- 5. We did not do well on version control, so it took some time for us checking what another one changed.